diff options
| author | skullY <[email protected]> | 2019-08-30 11:19:03 -0700 | 
|---|---|---|
| committer | skullydazed <[email protected]> | 2019-08-30 15:01:52 -0700 | 
| commit | b624f32f944acdc59dcb130674c09090c5c404cb (patch) | |
| tree | bc13adbba137d122d9a2c2fb2fafcbb08ac10e25 /quantum/stm32/mcuconf.h | |
| parent | 61af76a10d00aba185b8338604171de490a13e3b (diff) | |
| download | qmk_firmware-b624f32f944acdc59dcb130674c09090c5c404cb.tar.gz qmk_firmware-b624f32f944acdc59dcb130674c09090c5c404cb.zip | |
clang-format changes
Diffstat (limited to 'quantum/stm32/mcuconf.h')
| -rw-r--r-- | quantum/stm32/mcuconf.h | 312 | 
1 files changed, 156 insertions, 156 deletions
| diff --git a/quantum/stm32/mcuconf.h b/quantum/stm32/mcuconf.h index 32a73fb38e..4490dfed7e 100644 --- a/quantum/stm32/mcuconf.h +++ b/quantum/stm32/mcuconf.h @@ -36,35 +36,35 @@  /*   * HAL driver system settings.   */ -#define STM32_NO_INIT                       FALSE -#define STM32_PVD_ENABLE                    FALSE -#define STM32_PLS                           STM32_PLS_LEV0 -#define STM32_HSI_ENABLED                   TRUE -#define STM32_LSI_ENABLED                   TRUE -#define STM32_HSE_ENABLED                   TRUE -#define STM32_LSE_ENABLED                   FALSE -#define STM32_SW                            STM32_SW_PLL -#define STM32_PLLSRC                        STM32_PLLSRC_HSE -#define STM32_PREDIV_VALUE                  1 -#define STM32_PLLMUL_VALUE                  9 -#define STM32_HPRE                          STM32_HPRE_DIV1 -#define STM32_PPRE1                         STM32_PPRE1_DIV2 -#define STM32_PPRE2                         STM32_PPRE2_DIV2 -#define STM32_MCOSEL                        STM32_MCOSEL_NOCLOCK -#define STM32_ADC12PRES                     STM32_ADC12PRES_DIV1 -#define STM32_ADC34PRES                     STM32_ADC34PRES_DIV1 -#define STM32_USART1SW                      STM32_USART1SW_PCLK -#define STM32_USART2SW                      STM32_USART2SW_PCLK -#define STM32_USART3SW                      STM32_USART3SW_PCLK -#define STM32_UART4SW                       STM32_UART4SW_PCLK -#define STM32_UART5SW                       STM32_UART5SW_PCLK -#define STM32_I2C1SW                        STM32_I2C1SW_SYSCLK -#define STM32_I2C2SW                        STM32_I2C2SW_SYSCLK -#define STM32_TIM1SW                        STM32_TIM1SW_PCLK2 -#define STM32_TIM8SW                        STM32_TIM8SW_PCLK2 -#define STM32_RTCSEL                        STM32_RTCSEL_LSI -#define STM32_USB_CLOCK_REQUIRED            TRUE -#define STM32_USBPRE                        STM32_USBPRE_DIV1P5 +#define STM32_NO_INIT FALSE +#define STM32_PVD_ENABLE FALSE +#define STM32_PLS STM32_PLS_LEV0 +#define STM32_HSI_ENABLED TRUE +#define STM32_LSI_ENABLED TRUE +#define STM32_HSE_ENABLED TRUE +#define STM32_LSE_ENABLED FALSE +#define STM32_SW STM32_SW_PLL +#define STM32_PLLSRC STM32_PLLSRC_HSE +#define STM32_PREDIV_VALUE 1 +#define STM32_PLLMUL_VALUE 9 +#define STM32_HPRE STM32_HPRE_DIV1 +#define STM32_PPRE1 STM32_PPRE1_DIV2 +#define STM32_PPRE2 STM32_PPRE2_DIV2 +#define STM32_MCOSEL STM32_MCOSEL_NOCLOCK +#define STM32_ADC12PRES STM32_ADC12PRES_DIV1 +#define STM32_ADC34PRES STM32_ADC34PRES_DIV1 +#define STM32_USART1SW STM32_USART1SW_PCLK +#define STM32_USART2SW STM32_USART2SW_PCLK +#define STM32_USART3SW STM32_USART3SW_PCLK +#define STM32_UART4SW STM32_UART4SW_PCLK +#define STM32_UART5SW STM32_UART5SW_PCLK +#define STM32_I2C1SW STM32_I2C1SW_SYSCLK +#define STM32_I2C2SW STM32_I2C2SW_SYSCLK +#define STM32_TIM1SW STM32_TIM1SW_PCLK2 +#define STM32_TIM8SW STM32_TIM8SW_PCLK2 +#define STM32_RTCSEL STM32_RTCSEL_LSI +#define STM32_USB_CLOCK_REQUIRED TRUE +#define STM32_USBPRE STM32_USBPRE_DIV1P5  #undef STM32_HSE_BYPASS  // #error "oh no" @@ -73,185 +73,185 @@  /*   * ADC driver system settings.   */ -#define STM32_ADC_DUAL_MODE                 FALSE -#define STM32_ADC_COMPACT_SAMPLES           FALSE -#define STM32_ADC_USE_ADC1                  FALSE -#define STM32_ADC_USE_ADC2                  FALSE -#define STM32_ADC_USE_ADC3                  FALSE -#define STM32_ADC_USE_ADC4                  FALSE -#define STM32_ADC_ADC1_DMA_STREAM           STM32_DMA_STREAM_ID(1, 1) -#define STM32_ADC_ADC2_DMA_STREAM           STM32_DMA_STREAM_ID(2, 1) -#define STM32_ADC_ADC3_DMA_STREAM           STM32_DMA_STREAM_ID(2, 5) -#define STM32_ADC_ADC4_DMA_STREAM           STM32_DMA_STREAM_ID(2, 2) -#define STM32_ADC_ADC1_DMA_PRIORITY         2 -#define STM32_ADC_ADC2_DMA_PRIORITY         2 -#define STM32_ADC_ADC3_DMA_PRIORITY         2 -#define STM32_ADC_ADC4_DMA_PRIORITY         2 -#define STM32_ADC_ADC12_IRQ_PRIORITY        5 -#define STM32_ADC_ADC3_IRQ_PRIORITY         5 -#define STM32_ADC_ADC4_IRQ_PRIORITY         5 -#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY     5 -#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY     5 -#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY     5 -#define STM32_ADC_ADC4_DMA_IRQ_PRIORITY     5 -#define STM32_ADC_ADC12_CLOCK_MODE          ADC_CCR_CKMODE_AHB_DIV1 -#define STM32_ADC_ADC34_CLOCK_MODE          ADC_CCR_CKMODE_AHB_DIV1 +#define STM32_ADC_DUAL_MODE FALSE +#define STM32_ADC_COMPACT_SAMPLES FALSE +#define STM32_ADC_USE_ADC1 FALSE +#define STM32_ADC_USE_ADC2 FALSE +#define STM32_ADC_USE_ADC3 FALSE +#define STM32_ADC_USE_ADC4 FALSE +#define STM32_ADC_ADC1_DMA_STREAM STM32_DMA_STREAM_ID(1, 1) +#define STM32_ADC_ADC2_DMA_STREAM STM32_DMA_STREAM_ID(2, 1) +#define STM32_ADC_ADC3_DMA_STREAM STM32_DMA_STREAM_ID(2, 5) +#define STM32_ADC_ADC4_DMA_STREAM STM32_DMA_STREAM_ID(2, 2) +#define STM32_ADC_ADC1_DMA_PRIORITY 2 +#define STM32_ADC_ADC2_DMA_PRIORITY 2 +#define STM32_ADC_ADC3_DMA_PRIORITY 2 +#define STM32_ADC_ADC4_DMA_PRIORITY 2 +#define STM32_ADC_ADC12_IRQ_PRIORITY 5 +#define STM32_ADC_ADC3_IRQ_PRIORITY 5 +#define STM32_ADC_ADC4_IRQ_PRIORITY 5 +#define STM32_ADC_ADC1_DMA_IRQ_PRIORITY 5 +#define STM32_ADC_ADC2_DMA_IRQ_PRIORITY 5 +#define STM32_ADC_ADC3_DMA_IRQ_PRIORITY 5 +#define STM32_ADC_ADC4_DMA_IRQ_PRIORITY 5 +#define STM32_ADC_ADC12_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1 +#define STM32_ADC_ADC34_CLOCK_MODE ADC_CCR_CKMODE_AHB_DIV1  /*   * CAN driver system settings.   */ -#define STM32_CAN_USE_CAN1                  FALSE -#define STM32_CAN_CAN1_IRQ_PRIORITY         11 +#define STM32_CAN_USE_CAN1 FALSE +#define STM32_CAN_CAN1_IRQ_PRIORITY 11  /*   * DAC driver system settings.   */ -#define STM32_DAC_DUAL_MODE                 FALSE -#define STM32_DAC_USE_DAC1_CH1              TRUE -#define STM32_DAC_USE_DAC1_CH2              TRUE -#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY     10 -#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY     10 -#define STM32_DAC_DAC1_CH1_DMA_PRIORITY     2 -#define STM32_DAC_DAC1_CH2_DMA_PRIORITY     2 +#define STM32_DAC_DUAL_MODE FALSE +#define STM32_DAC_USE_DAC1_CH1 TRUE +#define STM32_DAC_USE_DAC1_CH2 TRUE +#define STM32_DAC_DAC1_CH1_IRQ_PRIORITY 10 +#define STM32_DAC_DAC1_CH2_IRQ_PRIORITY 10 +#define STM32_DAC_DAC1_CH1_DMA_PRIORITY 2 +#define STM32_DAC_DAC1_CH2_DMA_PRIORITY 2  /*   * EXT driver system settings.   */ -#define STM32_EXT_EXTI0_IRQ_PRIORITY        6 -#define STM32_EXT_EXTI1_IRQ_PRIORITY        6 -#define STM32_EXT_EXTI2_IRQ_PRIORITY        6 -#define STM32_EXT_EXTI3_IRQ_PRIORITY        6 -#define STM32_EXT_EXTI4_IRQ_PRIORITY        6 -#define STM32_EXT_EXTI5_9_IRQ_PRIORITY      6 -#define STM32_EXT_EXTI10_15_IRQ_PRIORITY    6 -#define STM32_EXT_EXTI16_IRQ_PRIORITY       6 -#define STM32_EXT_EXTI17_IRQ_PRIORITY       6 -#define STM32_EXT_EXTI18_IRQ_PRIORITY       6 -#define STM32_EXT_EXTI19_IRQ_PRIORITY       6 -#define STM32_EXT_EXTI20_IRQ_PRIORITY       6 +#define STM32_EXT_EXTI0_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI1_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI2_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI3_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI4_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI5_9_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI10_15_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI16_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI17_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI18_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI19_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI20_IRQ_PRIORITY 6  #define STM32_EXT_EXTI21_22_29_IRQ_PRIORITY 6 -#define STM32_EXT_EXTI30_32_IRQ_PRIORITY    6 -#define STM32_EXT_EXTI33_IRQ_PRIORITY       6 +#define STM32_EXT_EXTI30_32_IRQ_PRIORITY 6 +#define STM32_EXT_EXTI33_IRQ_PRIORITY 6  /*   * GPT driver system settings.   */ -#define STM32_GPT_USE_TIM1                  FALSE -#define STM32_GPT_USE_TIM2                  FALSE -#define STM32_GPT_USE_TIM3                  FALSE -#define STM32_GPT_USE_TIM4                  FALSE -#define STM32_GPT_USE_TIM6                  TRUE -#define STM32_GPT_USE_TIM7                  TRUE -#define STM32_GPT_USE_TIM8                  TRUE -#define STM32_GPT_TIM1_IRQ_PRIORITY         7 -#define STM32_GPT_TIM2_IRQ_PRIORITY         7 -#define STM32_GPT_TIM3_IRQ_PRIORITY         7 -#define STM32_GPT_TIM4_IRQ_PRIORITY         7 -#define STM32_GPT_TIM6_IRQ_PRIORITY         7 -#define STM32_GPT_TIM7_IRQ_PRIORITY         7 -#define STM32_GPT_TIM8_IRQ_PRIORITY         7 +#define STM32_GPT_USE_TIM1 FALSE +#define STM32_GPT_USE_TIM2 FALSE +#define STM32_GPT_USE_TIM3 FALSE +#define STM32_GPT_USE_TIM4 FALSE +#define STM32_GPT_USE_TIM6 TRUE +#define STM32_GPT_USE_TIM7 TRUE +#define STM32_GPT_USE_TIM8 TRUE +#define STM32_GPT_TIM1_IRQ_PRIORITY 7 +#define STM32_GPT_TIM2_IRQ_PRIORITY 7 +#define STM32_GPT_TIM3_IRQ_PRIORITY 7 +#define STM32_GPT_TIM4_IRQ_PRIORITY 7 +#define STM32_GPT_TIM6_IRQ_PRIORITY 7 +#define STM32_GPT_TIM7_IRQ_PRIORITY 7 +#define STM32_GPT_TIM8_IRQ_PRIORITY 7  /*   * I2C driver system settings.   */ -#define STM32_I2C_USE_I2C1                  TRUE -#define STM32_I2C_USE_I2C2                  FALSE -#define STM32_I2C_BUSY_TIMEOUT              50 -#define STM32_I2C_I2C1_IRQ_PRIORITY         10 -#define STM32_I2C_I2C2_IRQ_PRIORITY         10 -#define STM32_I2C_USE_DMA                   TRUE -#define STM32_I2C_I2C1_DMA_PRIORITY         1 -#define STM32_I2C_I2C2_DMA_PRIORITY         1 -#define STM32_I2C_DMA_ERROR_HOOK(i2cp)      osalSysHalt("DMA failure") +#define STM32_I2C_USE_I2C1 TRUE +#define STM32_I2C_USE_I2C2 FALSE +#define STM32_I2C_BUSY_TIMEOUT 50 +#define STM32_I2C_I2C1_IRQ_PRIORITY 10 +#define STM32_I2C_I2C2_IRQ_PRIORITY 10 +#define STM32_I2C_USE_DMA TRUE +#define STM32_I2C_I2C1_DMA_PRIORITY 1 +#define STM32_I2C_I2C2_DMA_PRIORITY 1 +#define STM32_I2C_DMA_ERROR_HOOK(i2cp) osalSysHalt("DMA failure")  /*   * ICU driver system settings.   */ -#define STM32_ICU_USE_TIM1                  FALSE -#define STM32_ICU_USE_TIM2                  FALSE -#define STM32_ICU_USE_TIM3                  FALSE -#define STM32_ICU_USE_TIM4                  FALSE -#define STM32_ICU_USE_TIM8                  FALSE -#define STM32_ICU_TIM1_IRQ_PRIORITY         7 -#define STM32_ICU_TIM2_IRQ_PRIORITY         7 -#define STM32_ICU_TIM3_IRQ_PRIORITY         7 -#define STM32_ICU_TIM4_IRQ_PRIORITY         7 -#define STM32_ICU_TIM8_IRQ_PRIORITY         7 +#define STM32_ICU_USE_TIM1 FALSE +#define STM32_ICU_USE_TIM2 FALSE +#define STM32_ICU_USE_TIM3 FALSE +#define STM32_ICU_USE_TIM4 FALSE +#define STM32_ICU_USE_TIM8 FALSE +#define STM32_ICU_TIM1_IRQ_PRIORITY 7 +#define STM32_ICU_TIM2_IRQ_PRIORITY 7 +#define STM32_ICU_TIM3_IRQ_PRIORITY 7 +#define STM32_ICU_TIM4_IRQ_PRIORITY 7 +#define STM32_ICU_TIM8_IRQ_PRIORITY 7  /*   * PWM driver system settings.   */ -#define STM32_PWM_USE_ADVANCED              FALSE -#define STM32_PWM_USE_TIM1                  FALSE -#define STM32_PWM_USE_TIM2                  FALSE -#define STM32_PWM_USE_TIM3                  TRUE -#define STM32_PWM_USE_TIM4                  TRUE -#define STM32_PWM_USE_TIM8                  FALSE -#define STM32_PWM_TIM1_IRQ_PRIORITY         7 -#define STM32_PWM_TIM2_IRQ_PRIORITY         7 -#define STM32_PWM_TIM3_IRQ_PRIORITY         7 -#define STM32_PWM_TIM4_IRQ_PRIORITY         7 -#define STM32_PWM_TIM8_IRQ_PRIORITY         7 +#define STM32_PWM_USE_ADVANCED FALSE +#define STM32_PWM_USE_TIM1 FALSE +#define STM32_PWM_USE_TIM2 FALSE +#define STM32_PWM_USE_TIM3 TRUE +#define STM32_PWM_USE_TIM4 TRUE +#define STM32_PWM_USE_TIM8 FALSE +#define STM32_PWM_TIM1_IRQ_PRIORITY 7 +#define STM32_PWM_TIM2_IRQ_PRIORITY 7 +#define STM32_PWM_TIM3_IRQ_PRIORITY 7 +#define STM32_PWM_TIM4_IRQ_PRIORITY 7 +#define STM32_PWM_TIM8_IRQ_PRIORITY 7  /*   * SERIAL driver system settings.   */ -#define STM32_SERIAL_USE_USART1             FALSE -#define STM32_SERIAL_USE_USART2             TRUE -#define STM32_SERIAL_USE_USART3             FALSE -#define STM32_SERIAL_USE_UART4              FALSE -#define STM32_SERIAL_USE_UART5              FALSE -#define STM32_SERIAL_USART1_PRIORITY        12 -#define STM32_SERIAL_USART2_PRIORITY        12 -#define STM32_SERIAL_USART3_PRIORITY        12 -#define STM32_SERIAL_UART4_PRIORITY         12 -#define STM32_SERIAL_UART5_PRIORITY         12 +#define STM32_SERIAL_USE_USART1 FALSE +#define STM32_SERIAL_USE_USART2 TRUE +#define STM32_SERIAL_USE_USART3 FALSE +#define STM32_SERIAL_USE_UART4 FALSE +#define STM32_SERIAL_USE_UART5 FALSE +#define STM32_SERIAL_USART1_PRIORITY 12 +#define STM32_SERIAL_USART2_PRIORITY 12 +#define STM32_SERIAL_USART3_PRIORITY 12 +#define STM32_SERIAL_UART4_PRIORITY 12 +#define STM32_SERIAL_UART5_PRIORITY 12  /*   * SPI driver system settings.   */ -#define STM32_SPI_USE_SPI1                  FALSE -#define STM32_SPI_USE_SPI2                  FALSE -#define STM32_SPI_USE_SPI3                  FALSE -#define STM32_SPI_SPI1_DMA_PRIORITY         1 -#define STM32_SPI_SPI2_DMA_PRIORITY         1 -#define STM32_SPI_SPI3_DMA_PRIORITY         1 -#define STM32_SPI_SPI1_IRQ_PRIORITY         10 -#define STM32_SPI_SPI2_IRQ_PRIORITY         10 -#define STM32_SPI_SPI3_IRQ_PRIORITY         10 -#define STM32_SPI_DMA_ERROR_HOOK(spip)      osalSysHalt("DMA failure") +#define STM32_SPI_USE_SPI1 FALSE +#define STM32_SPI_USE_SPI2 FALSE +#define STM32_SPI_USE_SPI3 FALSE +#define STM32_SPI_SPI1_DMA_PRIORITY 1 +#define STM32_SPI_SPI2_DMA_PRIORITY 1 +#define STM32_SPI_SPI3_DMA_PRIORITY 1 +#define STM32_SPI_SPI1_IRQ_PRIORITY 10 +#define STM32_SPI_SPI2_IRQ_PRIORITY 10 +#define STM32_SPI_SPI3_IRQ_PRIORITY 10 +#define STM32_SPI_DMA_ERROR_HOOK(spip) osalSysHalt("DMA failure")  /*   * ST driver system settings.   */ -#define STM32_ST_IRQ_PRIORITY               8 -#define STM32_ST_USE_TIMER                  2 +#define STM32_ST_IRQ_PRIORITY 8 +#define STM32_ST_USE_TIMER 2  /*   * UART driver system settings.   */ -#define STM32_UART_USE_USART1               FALSE -#define STM32_UART_USE_USART2               FALSE -#define STM32_UART_USE_USART3               FALSE -#define STM32_UART_USART1_IRQ_PRIORITY      12 -#define STM32_UART_USART2_IRQ_PRIORITY      12 -#define STM32_UART_USART3_IRQ_PRIORITY      12 -#define STM32_UART_USART1_DMA_PRIORITY      0 -#define STM32_UART_USART2_DMA_PRIORITY      0 -#define STM32_UART_USART3_DMA_PRIORITY      0 -#define STM32_UART_DMA_ERROR_HOOK(uartp)    osalSysHalt("DMA failure") +#define STM32_UART_USE_USART1 FALSE +#define STM32_UART_USE_USART2 FALSE +#define STM32_UART_USE_USART3 FALSE +#define STM32_UART_USART1_IRQ_PRIORITY 12 +#define STM32_UART_USART2_IRQ_PRIORITY 12 +#define STM32_UART_USART3_IRQ_PRIORITY 12 +#define STM32_UART_USART1_DMA_PRIORITY 0 +#define STM32_UART_USART2_DMA_PRIORITY 0 +#define STM32_UART_USART3_DMA_PRIORITY 0 +#define STM32_UART_DMA_ERROR_HOOK(uartp) osalSysHalt("DMA failure")  /*   * USB driver system settings.   */ -#define STM32_USB_USE_USB1                  TRUE -#define STM32_USB_LOW_POWER_ON_SUSPEND      FALSE -#define STM32_USB_USB1_HP_IRQ_PRIORITY      13 -#define STM32_USB_USB1_LP_IRQ_PRIORITY      14 +#define STM32_USB_USE_USB1 TRUE +#define STM32_USB_LOW_POWER_ON_SUSPEND FALSE +#define STM32_USB_USB1_HP_IRQ_PRIORITY 13 +#define STM32_USB_USB1_LP_IRQ_PRIORITY 14  /*   * WDG driver system settings.   */ -#define STM32_WDG_USE_IWDG                  FALSE +#define STM32_WDG_USE_IWDG FALSE  #endif /* MCUCONF_H */ | 
